

# S B

## Independent University, Bangladesh (IUB)

School of Engineering, Technologies and Science (SETS)

Department of Computer Science & Engineering (CSE)

| Marks              |    | Lab Report No     | 04                         |  |
|--------------------|----|-------------------|----------------------------|--|
| Allocated Obtained |    | Course Code       | CSC204L/CCR204L            |  |
|                    |    | Course Title      | Digital Circuit Lab Report |  |
|                    | 39 | Course Instructor |                            |  |
|                    |    | Section           | 07                         |  |
| NOT LESS           |    | Student Name      |                            |  |
| E Maria            |    | Student ID        |                            |  |
| Due Date           |    | Submission Date   |                            |  |

#### **Experiment 4:**

Designing of a Full adder circuit using integrated circuit logic gates and verifying the truth table.

#### **OBJECTIVE:**

To implement a full adder circuit using Ex-OR gates, AND gates and OR Gate.

#### APPARATUS:

- IC Type 7486 Quadruple 2-input XOR gates
- IC Type 7408 Quadruple 2-input AND gate
- IC Type 7432 Quadruple 2-input OR gate
- Digital Electronic Trainer Kit
- Power Supply Unit

#### THEORY:

Full Adder- Logic circuit with three inputs and two outputs. The inputs are a carry bit (C IN) from a previous stage, a bit from the augend, and a bit from the addend, respectively. The outputs are the sum bit and the carry-out bit (Cout) produced by the addition of the bit

from the addend with the bit from the augend and CIN.

| lugend<br>bit<br>input | Addend<br>bit<br>input | Carry<br>bit<br>input | Sum<br>bit<br>butput | Carry<br>bit<br>output |                                                                          |
|------------------------|------------------------|-----------------------|----------------------|------------------------|--------------------------------------------------------------------------|
| Α                      | В                      | OIN                   | s                    | COUT                   |                                                                          |
| 0                      | 0                      | 0                     | 0                    | 0                      |                                                                          |
| 0                      | 0                      | 1                     |                      | ŏ                      |                                                                          |
| 0                      |                        | 1                     | o                    | 1                      | 점심하게 많은 여행화가를 하다고 하는 다음                                                  |
| 0                      | ò                      | 0                     | 1                    | . 0                    |                                                                          |
|                        | . 0                    | 1                     | 0                    |                        | 이 경험이 됐다고 그렇게 되었다.                                                       |
| 1                      | 1                      | 9                     | 1                    |                        |                                                                          |
| 1                      | 1.1                    | 1 K                   |                      |                        | 플릭하다 (12일의 - 12로 사용하는 Barrier 1992) - 12 - 12 - 12 - 12 - 12 - 12 - 12 - |



#### Truth Table for Full-adder:

| Input        |    |     | Output | Output |  |  |
|--------------|----|-----|--------|--------|--|--|
| <del>×</del> | Y  | Cin | S      | Co     |  |  |
| 0            | 0  | 0   | 0      | 0      |  |  |
| 0            | 0  | 1   | 1      | 0      |  |  |
| 0            | 1  | 0   | 1      | 0      |  |  |
| 0            | 1. | 1   | 0      | 1      |  |  |
| 1            | 0  | 0   | 1      | 0      |  |  |
| 1            | 0  | 1   | 0      | 1      |  |  |
| 1            | 1  | 0   | 0      | 1      |  |  |
| 1            | 1  | 1   | 1      | 1      |  |  |

AND Operation:

| Symbol | Truth table |   |       |  |
|--------|-------------|---|-------|--|
|        | ·   A       | В | Q=A.B |  |
|        | 0           | 0 | 0     |  |
| )—•Q   | 0           | 1 | 0     |  |
| ВО     |             | 0 | 0     |  |
|        |             | 1 | 1     |  |

| operation: |             |     | ALC: COMMO |  |  |
|------------|-------------|-----|------------|--|--|
| Symbol     | Truth table |     |            |  |  |
|            | A           | В   | Q=A+B      |  |  |
| A0         | 0           | 0   | 0          |  |  |
| B 0 ) 0 0  | 0           | 1 1 | 1          |  |  |
|            | 1           | 0 4 | 1          |  |  |
|            |             | 1   | 1          |  |  |

**NOT Operation:** 

| Symbol | Tr | Truth table |  |  |
|--------|----|-------------|--|--|
| Symbol | A  | Q=Ā         |  |  |
| A 0    | 0  | 1           |  |  |
| A O    | 1  | 0           |  |  |

<sup>\*\*</sup> Presence of a small circle at the output side of any gate always denotes inversion

| NOR Operation:                  | Truth table |     |      |
|---------------------------------|-------------|-----|------|
| Symbol                          | Α           | . B | Q≡ĀĒ |
| A                               | 0           | 0   | В-   |
| $B \longrightarrow \mathcal{I}$ | 0           | 1   | 0    |
|                                 | 1           | 0   | 0    |
|                                 | 1           | 1   | 0    |

| Symbol                | Truth table |   |               |
|-----------------------|-------------|---|---------------|
| Зушьы                 | Α           | В | Q <i>≡Ā</i> B |
|                       | 0           | 0 | 1             |
| <b>b</b> -0           | 0           | 1 | 1             |
| $B \longrightarrow F$ | 25 1 2      | 0 | . 1           |
|                       | 1           | 1 | 0             |

### Pin diagram:

IC 7408 AND gate

| PIN diagram        | PIN description |          |         |          |
|--------------------|-----------------|----------|---------|----------|
| Vcc                | PIN no.         | Function | PIN no. | Function |
| 14 13 12 11 10 9 8 | 7               | Ground   | 14      | +Vcc     |
| 7 [2]              | 1,2             | Input    | 3       | Output   |
|                    | 4,5             | Input    | 6       | Output   |
| 1 2 3 4 5 6 7      | 9,10            | Input    | 8       | Output   |
| 7408 Pinout GND    | 12,13           | Input    | 11      | Output   |